# S-5724 Series www.ablic.com ## **LOW VOLTAGE OPERATION** HIGH-SPEED BIPOLAR HALL EFFECT LATCH IC © ABLIC Inc., 2012-2021 Rev.1.3 00 The S-5724 Series, developed by CMOS technology, is a high-accuracy hall effect latch IC that operates at a low voltage with a high-sensitivity, a high-speed detection and low current consumption. The output voltage changes when the S-5724 Series detects the intensity level of magnetic flux density and a polarity change. Using the S-5724 Series with a magnet makes it possible to detect the rotation status in various devices. High-density mounting is possible by using the small SOT-23-3 or the super-small SNT-4A packages. Due to its high-accuracy magnetic characteristics, the S-5724 Series can make operation's dispersion in the system combined with magnet smaller. Caution This product is intended to use in general electronic devices such as consumer electronics, office equipment, and communications devices. Before using the product in medical equipment or automobile equipment including car audio, keyless entry and engine control unit, it is imperative to contact our sales representatives. #### ■ Features • Pole detection: Bipolar latch • Output logic\*1: V<sub>OUT</sub> = "L" at S pole detection V<sub>OUT</sub> = "H" at S pole detection Output form\*1: Nch open-drain output, CMOS output Magnetic sensitivity: $B_{OP} = 3.0 \text{ mT typ.}$ Operating cycle (current consumption)\*1: $t_{CYCLE} = 50 \mu s (I_{DD} = 640.0 \mu A) typ.$ $t_{CYCLE} = 1.25 \text{ ms } (I_{DD} = 26.0 \mu\text{A}) \text{ typ.}$ $t_{CYCLE} = 6.05 \text{ ms} (I_{DD} = 6.0 \mu\text{A}) \text{ typ}.$ • Power supply voltage range: $V_{DD} = 1.6 \text{ V to } 3.5 \text{ V}$ Ta = -40°C to +85°C Operation temperature range: • Built-in power-down circuit: Extends battery life (only SNT-4A) • Lead-free (Sn 100%), halogen-free \*1. The option can be selected. ### ■ Applications - Digital still camera - Plaything, portable game - Home appliance #### ■ Packages - SOT-23-3 - SNT-4A ## **■** Block Diagrams - 1. Nch open-drain output product - 1. 1 Product without power-down function \*1. Parasitic diode Figure 1 #### 1. 2 Product with power-down function (SNT-4A) \*1. Parasitic diode Figure 2 ## Rev.1.3\_00 S-5724 Series #### 2. CMOS output product #### 2. 1 Product without power-down function \*1. Parasitic diode Figure 3 ### 2. 2 Product with power-down function (SNT-4A) \*1. Parasitic diode Figure 4 #### ■ Product Name Structure #### 1. Product name <sup>\*1.</sup> Refer to the tape drawing. #### 2. Packages Table 1 Package Drawing Codes | Package Name | Dimension | Tape | Reel | Land | |--------------|--------------|--------------|--------------|--------------| | SOT-23-3 | MP003-C-P-SD | MP003-C-C-SD | MP003-Z-R-SD | _ | | SNT-4A | PF004-A-P-SD | PF004-A-C-SD | PF004-A-R-SD | PF004-A-L-SD | #### 3. Product name list #### 3.1 SOT-23-3 #### 3. 1. 1 Nch open-drain output product #### Table 2 | Product Name | Operating Cycle (tcycle) | Power-down<br>Function | Output Form | Pole<br>Detection | Output logic | Magnetic<br>Sensitivity<br>(Bop) | |-------------------|--------------------------|------------------------|-----------------------|-------------------|--------------------------------------------|----------------------------------| | S-5724CNBL1-M3T1U | 6.05 ms typ. | Unavailable | Nch open-drain output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | | S-5724DNBL1-M3T1U | 1.25 ms typ. | Unavailable | Nch open-drain output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | | S-5724ENBL1-M3T1U | 50 μs typ. | Unavailable | Nch open-drain output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | **Remark** Please contact our sales representatives for products other than the above. #### 3. 1. 2 CMOS output product #### Table 3 | Product Name | Operating Cycle (tcycle) | Power-down<br>Function | Output Form | Pole<br>Detection | Output logic | Magnetic<br>Sensitivity<br>(B <sub>OP</sub> ) | |-------------------|--------------------------|------------------------|-------------|-------------------|--------------------------------------------|-----------------------------------------------| | S-5724CCBL1-M3T1U | 6.05 ms typ. | Unavailable | CMOS output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | | S-5724DCBL1-M3T1U | 1.25 ms typ. | Unavailable | CMOS output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | | S-5724ECBL1-M3T1U | 50 μs typ. | Unavailable | CMOS output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | **Remark** Please contact our sales representatives for products other than the above. #### 3. 2 SNT-4A #### 3. 2. 1 Nch open-drain output product #### Table 4 | Product Name | Operating Cycle (tcycle) | Function | Output Form | Pole<br>Detection | Output logic | Magnetic<br>Sensitivity<br>(B <sub>OP</sub> ) | |-------------------|--------------------------|-----------|-----------------------|-------------------|--------------------------------------------|-----------------------------------------------| | S-5724INBL1-I4T1U | 1.25 ms typ. | Available | Nch open-drain output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | **Remark** Please contact our sales representatives for products other than the above. #### 3. 2. 2 CMOS output product #### Table 5 | Product Name | Operating Cycle (t <sub>CYCLE</sub> ) | Power-down<br>Function | Output Form | Pole<br>Detection | Output logic | Magnetic<br>Sensitivity<br>(B <sub>OP</sub> ) | |-------------------|---------------------------------------|------------------------|-------------|-------------------|--------------------------------------------|-----------------------------------------------| | S-5724HCBL1-I4T1U | 6.05 ms typ. | Available | CMOS output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | | S-5724HCBH1-I4T1U | 6.05 ms typ. | Available | CMOS output | Bipolar latch | V <sub>OUT</sub> = "H" at S pole detection | 3.0 mT typ. | | S-5724ICBL1-I4T1U | 1.25 ms typ. | Available | CMOS output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | | S-5724ICBH1-I4T1U | 1.25 ms typ. | Available | CMOS output | Bipolar latch | V <sub>OUT</sub> = "H" at S pole detection | 3.0 mT typ. | | S-5724JCBL1-I4T1U | 50 μs typ. | Available | CMOS output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | | S-5724JCBH1-I4T1U | 50 μs typ. | Available | CMOS output | Bipolar latch | V <sub>OUT</sub> = "H" at S pole detection | 3.0 mT typ. | **Remark** Please contact our sales representatives for products other than the above. # **■** Pin Configurations #### 1. SOT-23-3 Top view Figure 5 #### Table 6 | Pin No. | Symbol | Description | |---------|--------|------------------| | 1 | VSS | GND pin | | 2 | VDD | Power supply pin | | 3 | OUT | Output pin | #### 2. SNT-4A Top view Figure 6 #### Table 7 | Pin No. | Symbol | Description | |---------|--------|-----------------------------------------------------| | 1 | VDD | Power supply pin | | 2 | VSS | GND pin | | 3 | CE | Enabling pin "H": Enables operation "L": Power-down | | 4 | OUT | Output pin | # ■ Absolute Maximum Ratings Table 8 (Ta = +25°C unless otherwise specified) | | Item | Symbol | Absolute Maximum Rating | Unit | |-------------------------------|-------------------------------|------------------|-----------------------------------------|------| | Power supply voltage | | $V_{DD}$ | $V_{SS} - 0.3 \text{ to } V_{SS} + 7.0$ | V | | Input voltage | | V <sub>CE</sub> | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | ٧ | | Output current | | Іоит | ±1.0 | mA | | Output voltage | Nch open-drain output product | V <sub>OUT</sub> | $V_{SS} - 0.3$ to $V_{SS} + 7.0$ | V | | Output voltage | CMOS output product | <b>V</b> 001 | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V | | Power | SOT-23-3 | PD | 430*1 | mW | | dissipation | SNT-4A | FU | 300 <sup>*1</sup> | mW | | Operation ambient temperature | | Topr | -40 to +85 | °C | | Storage temperat | ure | T <sub>stg</sub> | -40 to +125 | °C | **<sup>\*1.</sup>** When mounted on board [Mounted board] (1) Board size: 114.3 mm × 76.2 mm × t1.6 mm (2) Name: JEDEC STANDARD51-7 Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. Figure 7 Power Dissipation of Package (When Mounted on Board) #### **■** Electrical Characteristics #### 1. Product without power-down function #### 1. 1 S-5724CxBxx #### Table 9 (Ta = +25°C, V<sub>DD</sub> = 1.85 V, V<sub>SS</sub> = 0 V unless otherwise specified) | Item | Symbol | Condition | | Min. | Тур. | Max. | Unit | Test<br>Circuit | |----------------------|-------------------|-------------------------------|-------------------------------------------------------------------------------|-----------------------|------|-------|------|-----------------| | Power supply voltage | $V_{DD}$ | <del>-</del> | | 1.60 | 1.85 | 3.50 | V | _ | | Current consumption | I <sub>DD</sub> | Average value | | _ | 6.0 | 11.0 | μΑ | 1 | | | | Nch open-drain output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | _ | _ | 0.4 | V | 2 | | Output voltage | Vout | CMOS output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | _ | _ | 0.4 | V | 2 | | | | | Output transistor Pch,<br>I <sub>OUT</sub> = -0.5 mA | V <sub>DD</sub> – 0.4 | _ | _ | V | 3 | | Leakage current | I <sub>LEAK</sub> | ' ' | Nch open-drain output product Output transistor Nch, V <sub>OUT</sub> = 3.5 V | | _ | 1 | μΑ | 4 | | Awake mode time | t <sub>AW</sub> | | <del>-</del> | | 0.05 | _ | ms | _ | | Sleep mode time | tsL | _ | | _ | 6.00 | _ | ms | _ | | Operating cycle | tcycle | $t_{AW} + t_{SL}$ | | _ | 6.05 | 12.00 | ms | _ | #### 1. 2 S-5724DxBxx #### Table 10 (Ta = +25°C, V<sub>DD</sub> = 1.85 V, V<sub>SS</sub> = 0 V unless otherwise specified) | | (Tu = 120 G, Vbb = 1.00 | | | | | 000 01110 | | | |----------------------|-------------------------|-----------------------------------|-------------------------------------------------------------------------------|-----------------------|------|-----------|------|-----------------| | Item | Symbol | Condition | | Min. | Тур. | Max. | Unit | Test<br>Circuit | | Power supply voltage | $V_{DD}$ | _ | | 1.60 | 1.85 | 3.50 | V | _ | | Current consumption | I <sub>DD</sub> | Average value | | _ | 26.0 | 45.0 | μΑ | 1 | | | | Nch open-drain output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | - | - | 0.4 | ٧ | 2 | | Output voltage | Vouт | CMOS output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | - | - | 0.4 | ٧ | 2 | | | | | Output transistor Pch,<br>$I_{OUT} = -0.5 \text{ mA}$ | V <sub>DD</sub> – 0.4 | - | - | V | 3 | | Leakage current | ILEAK | · · · · · | Nch open-drain output product Output transistor Nch, V <sub>OUT</sub> = 3.5 V | | _ | 1 | μΑ | 4 | | Awake mode time | t <sub>AW</sub> | <del>-</del> | | _ | 0.05 | _ | ms | _ | | Sleep mode time | t <sub>SL</sub> | _ | | _ | 1.20 | _ | ms | _ | | Operating cycle | tcycle | t <sub>AW</sub> + t <sub>SL</sub> | | _ | 1.25 | 2.50 | ms | _ | # LOW VOLTAGE OPERATION HIGH-SPEED BIPOLAR HALL EFFECT LATCH IC Rev.1.3 00 S-5724 Series #### 1. 3 S-5724ExBxx Table 11 (Ta = $\pm 25$ °C, V<sub>DD</sub> = 1.85 V, V<sub>SS</sub> = 0 V unless otherwise specified) | Item | Symbol | Condition | | Min. | Тур. | Max. | Unit | Test<br>Circuit | |----------------------|-----------------|-----------------------------------|-------------------------------------------------------------------------------|-----------------------|-------|--------|------|-----------------| | Power supply voltage | $V_{DD}$ | | _ | 1.60 | 1.85 | 3.50 | V | _ | | Current consumption | I <sub>DD</sub> | Average value | | _ | 640.0 | 1000.0 | μΑ | 1 | | | | Nch open-drain output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | - | - | 0.4 | V | 2 | | Output voltage | Vouт | CMOS output product | Output transistor Nch, I <sub>OUT</sub> = 0.5 mA | - | - | 0.4 | V | 2 | | | | | Output transistor Pch,<br>$I_{OUT} = -0.5 \text{ mA}$ | V <sub>DD</sub> – 0.4 | ı | _ | V | 3 | | Leakage current | ILEAK | | Nch open-drain output product Output transistor Nch, V <sub>OUT</sub> = 3.5 V | | ı | 1 | μΑ | 4 | | Awake mode time | t <sub>AW</sub> | | _ | | 50 | _ | μs | _ | | Sleep mode time | tsL | _ | | _ | 0 | _ | μs | _ | | Operating cycle | tcycle | t <sub>AW</sub> + t <sub>SL</sub> | | _ | 50 | 100 | μs | _ | # LOW VOLTAGE OPERATION HIGH-SPEED BIPOLAR HALL EFFECT LATCH IC S-5724 Series Rev.1.3\_00 ### 2. Product with power-down function (SNT-4A) #### 2. 1 S-5724HxBxx Table 12 (Ta = +25°C, V<sub>DD</sub> = 1.85 V, V<sub>SS</sub> = 0 V unless otherwise specified) | Item | Symbol | Con | ndition | Min. | Тур. | Max. | Unit | Test<br>Circuit | |--------------------------------------------------------------|------------------|-------------------------------------------------------------------|------------------------------------------------------|-----------------------|------|---------------------|------|-----------------| | Power supply voltage | $V_{DD}$ | _ | | 1.60 | 1.85 | 3.50 | V | - | | Current consumption | I <sub>DD</sub> | Average value | | _ | 6.0 | 11.0 | μΑ | 1 | | Current consumption during power-down | I <sub>DD2</sub> | V <sub>CE</sub> = V <sub>SS</sub> | | _ | ı | 1 | μΑ | 6 | | Output voltage V | | Nch open-drain outputproduct | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | _ | ı | 0.4 | ٧ | 2 | | | V <sub>оит</sub> | CMOS output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | - | - | 0.4 | V | 2 | | | | | Output transistor Pch,<br>I <sub>OUT</sub> = -0.5 mA | V <sub>DD</sub> – 0.4 | - | - | V | 3 | | Leakage current | ILEAK | Nch open-drain output product Output transistor Nch, Vout = 3.5 V | | - | - | 1 | μΑ | 4 | | Awake mode time | t <sub>AW</sub> | | _ | _ | 0.05 | _ | ms | _ | | Sleep mode time | t <sub>SL</sub> | | _ | _ | 6.00 | _ | ms | _ | | Operating cycle | tcycle | t <sub>AW</sub> + t <sub>SL</sub> | | _ | 6.05 | 12.00 | ms | _ | | Enabling pin input voltage "L" | VCEL | | _ | _ | ı | $V_{DD} \times 0.3$ | ٧ | _ | | Enabling pin input voltage "H" | V <sub>CEH</sub> | | - | V <sub>DD</sub> × 0.7 | - | 1 | ٧ | _ | | Enabling pin input current "L" | ICEL | $V_{DD} = 1.85 \text{ V}, V_{CE} = 0 \text{ V}$ | r | -1 | - | 1 | μΑ | 7 | | Enabling pin input current "H" | Ісен | $V_{DD} = 1.85 \text{ V}, V_{CE} = 1.88 \text{ V}$ | 5 V | -1 | - | 1 | μΑ | 8 | | Power-down transition time | toff | - | | _ | _ | 100 | μs | _ | | Enable transition time | ton | | _ | _ | _ | 100 | μs | _ | | Output logic update time after inputting "H" to enabling pin | t <sub>OE</sub> | | _ | _ | - | 200 | μs | _ | # LOW VOLTAGE OPERATION HIGH-SPEED BIPOLAR HALL EFFECT LATCH IC Rev.1.3 00 S-5724 Series 2. 2 S-5724lxBxx Table 13 (Ta = +25°C, V<sub>DD</sub> = 1.85 V, V<sub>SS</sub> = 0 V unless otherwise specified) | Item | Symbol | Condition | | Min. | Тур. | Max. | Unit | Test<br>Circuit | |--------------------------------------------------------------|------------------|-------------------------------------------------------------------------------|------------------------------------------------------|-----------------------|------|-----------------------|------|-----------------| | Power supply voltage | $V_{DD}$ | _ | | 1.60 | 1.85 | 3.50 | V | - | | Current consumption | I <sub>DD</sub> | Average value | | _ | 26.0 | 45.0 | μА | 1 | | Current consumption during power-down | I <sub>DD2</sub> | V <sub>CE</sub> = V <sub>SS</sub> | | - | - | 1 | μA | 6 | | | | Nch open-drain outputproduct | Output transistor Nch, I <sub>OUT</sub> = 0.5 mA | - | - | 0.4 | V | 2 | | Output voltage | Vout | 01100 | Output transistor Nch, I <sub>OUT</sub> = 0.5 mA | _ | _ | 0.4 | V | 2 | | | | CMOS output product | Output transistor Pch,<br>I <sub>OUT</sub> = -0.5 mA | V <sub>DD</sub> – 0.4 | _ | - | V | 3 | | Leakage current | ILEAK | Nch open-drain output product Output transistor Nch, V <sub>OUT</sub> = 3.5 V | | _ | - | 1 | μΑ | 4 | | Awake mode time | t <sub>AW</sub> | _ | | _ | 0.05 | _ | ms | _ | | Sleep mode time | tsL | _ | | _ | 1.20 | _ | ms | _ | | Operating cycle | tcycle | t <sub>AW</sub> + t <sub>SL</sub> | | _ | 1.25 | 2.50 | ms | _ | | Enabling pin input voltage "L" | V <sub>CEL</sub> | - | | _ | - | V <sub>DD</sub> × 0.3 | V | _ | | Enabling pin input voltage "H" | V <sub>CEH</sub> | _ | | V <sub>DD</sub> × 0.7 | _ | - | V | - | | Enabling pin input current "L" | ICEL | V <sub>DD</sub> = 1.85 V, V <sub>CE</sub> = 0 V | | -1 | _ | 1 | μΑ | 7 | | Enabling pin input current "H" | ICEH | V <sub>DD</sub> = 1.85 V, V <sub>CE</sub> = 1.85 V | | -1 | ì | 1 | μA | 8 | | Power-down transition time | toff | | | _ | | 100 | μs | _ | | Enable transition time | ton | - | | _ | _ | 100 | μs | _ | | Output logic update time after inputting "H" to enabling pin | toe | | _ | | ı | 200 | μs | - | #### 2. 3 S-5724JxBxx Table 14 (Ta = $+25^{\circ}$ C, V<sub>DD</sub> = 1.85 V, V<sub>SS</sub> = 0 V unless otherwise specified) | ltem | Symbol | Condition | | Min. | Тур. | Max. | Unit | Test<br>Circuit | |--------------------------------------------------------------|-------------------|-------------------------------------------------------------------|---------------------------------------------------|-----------------------|-------|-----------------------|----------|-----------------| | Power supply voltage | $V_{DD}$ | _ | | 1.60 | 1.85 | 3.50 | V | _ | | Current consumption | $I_{DD}$ | Average value | | ı | 640.0 | 1000.0 | μΑ | 1 | | Current consumption during power-down | I <sub>DD2</sub> | V <sub>CE</sub> = V <sub>SS</sub> | | ı | _ | 1 | μΑ | 6 | | | | Nch open-drain outputproduct | Output transistor Nch, I <sub>OUT</sub> = 0.5 mA | ı | _ | 0.4 | ٧ | 2 | | Output voltage | Vоит | CMCC autout and last | Output transistor Nch, I <sub>OUT</sub> = 0.5 mA | 1 | _ | 0.4 | ٧ | 2 | | | | CMOS output product | Output transistor Pch, I <sub>OUT</sub> = -0.5 mA | V <sub>DD</sub> – 0.4 | - | - | V | 3 | | Leakage current | I <sub>LEAK</sub> | Nch open-drain output product Output transistor Nch, Vout = 3.5 V | | _ | - | 1 | μΑ | 4 | | Awake mode time | t <sub>AW</sub> | _ | | _ | 50 | _ | μs | _ | | Sleep mode time | t <sub>SL</sub> | _ | | 1 | 0 | - | μs | _ | | Operating cycle | tcycle | taw + tsl | | 1 | 50 | 100 | μs | _ | | Enabling pin input voltage "L" | VCEL | - | | ı | _ | V <sub>DD</sub> × 0.3 | ٧ | _ | | Enabling pin input voltage "H" | VCEH | - | | $V_{DD} \times 0.7$ | _ | _ | <b>V</b> | _ | | Enabling pin input current "L" | I <sub>CEL</sub> | V <sub>DD</sub> = 1.85 V, V <sub>CE</sub> = 0 V | | -1 | _ | 1 | μΑ | 7 | | Enabling pin input current "H" | I <sub>CEH</sub> | V <sub>DD</sub> = 1.85 V, V <sub>CE</sub> = 1.85 V | | -1 | _ | 1 | μΑ | 8 | | Power-down transition time | toff | _ | | _ | _ | 100 | μs | _ | | Enable transition time | ton | _ | | _ | _ | 100 | μs | _ | | Output logic update time after inputting "H" to enabling pin | toe | _ | - | - | _ | 200 | μs | _ | #### ■ Magnetic Characteristics Table 15 (Ta = +25°C, V<sub>DD</sub> = 1.85 V, V<sub>SS</sub> = 0 V unless otherwise specified) | Item | | Symbol | Condition | Min. | Тур. | Max. | Unit | Test Circuit | |--------------------|--------|-----------------|------------------------------------------------------|------|------|------|------|--------------| | Operation point*1 | S pole | Вор | _ | 1.4 | 3.0 | 4.0 | mT | 5 | | Release point*2 | N pole | B <sub>RP</sub> | _ | -4.0 | -3.0 | -1.4 | mT | 5 | | Hysteresis width*3 | | Внуѕ | B <sub>HYS</sub> = B <sub>OP</sub> - B <sub>RP</sub> | _ | 6.0 | _ | mT | 5 | #### \*1. Bop: Operation point BOP is the value of magnetic flux density when the output voltage (Vout) changes after the magnetic flux density applied to the S-5724 Series by the magnet (S pole) is increased (by moving the magnet closer). V<sub>OUT</sub> retains the status until a magnetic flux density of the N pole higher than B<sub>RP</sub> is applied. #### \*2. BRP: Release point $B_{RP}$ is the value of magnetic flux density when the output voltage ( $V_{OUT}$ ) changes after the magnetic flux density applied to the S-5724 Series by the magnet (N pole) is increased (by moving the magnet closer). $V_{\text{OUT}}$ retains the status until a magnetic flux density of the S pole higher than $B_{\text{OP}}$ is applied. #### \*3. B<sub>HYS</sub>: Hysteresis width B<sub>HYS</sub> is the difference between B<sub>OP</sub> and B<sub>RP</sub>. **Remark** The unit of magnetic density mT can be converted by using the formula 1 mT = 10 Gauss. #### **■ Test Circuits** #### 1. Product without power-down function \*1. Resistor (R) is unnecessary for the CMOS output product. VDD S-5724 OUT Series VSS Figure 8 Test Circuit 1 Figure 10 Test Circuit 3 Figure 11 Test Circuit 4 \*1. Resistor (R) is unnecessary for the CMOS output product. Figure 12 Test Circuit 5 #### 2. Product with power-down function (SNT-4A) **\*1.** Resistor (R) is unnecessary for the CMOS output product. Figure 13 Test Circuit 1 Figure 14 Test Circuit 2 Figure 15 Test Circuit 3 Figure 16 Test Circuit 4 **\*1.** Resistor (R) is unnecessary for the CMOS output product. Figure 17 Test Circuit 5 **\*1.** Resistor (R) is unnecessary for the CMOS output product. Figure 18 Test Circuit 6 Figure 19 Test Circuit 7 Figure 20 Test Circuit 8 #### ■ Standard Circuits #### 1. Product without power-down function \*1. Resistor (R) is unnecessary for the CMOS output product. Figure 21 #### 2. Product with power-down function (SNT-4A) \*1. Resistor (R) is unnecessary for the CMOS output product. Figure 22 Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant. #### ■ Operation #### 1. Direction of applied magnetic flux The S-5724 Series detects the magnetic flux density which is vertical to the marking surface. **Figure 23** and **Figure 24** show the direction in which magnetic flux is being applied. #### 1. 1 SOT-23-3 #### 1. 2 SNT-4A #### 2. Position of Hall sensor Figure 25 and Figure 26 show the position of Hall sensor. The center of this Hall sensor is located in the area indicated by a circle, which is in the center of a package as described below. The following also shows the distance (typ. value) between the marking surface and the chip surface of a package. #### 2. 1 SOT-23-3 #### 2. 2 SNT-4A Figure 26 Rev.1.3 00 S-5724 Series #### 3. Basic operation The S-5724 Series changes the output voltage (Vout) according to the level of the magnetic flux density and a polarity change (N pole or S pole) applied by a magnet. Definition of the magnetic field is performed every operating cycle indicated in " Electrical Characteristics". #### 3. 1 Product with Vout = "L" at S pole detection When the magnetic flux density of the S pole perpendicular to the marking surface exceeds the operation point (Bop) after the S pole of a magnet is moved closer to the marking surface of the S-5724 Series, Vout changes from "H" to "L". When the N pole of a magnet is moved closer to the marking surface of the S-5724 Series and the magnetic flux density of the N pole is higher than the release point (BRP), VOUT changes from "L" to "H". In case of $B_{RP} < B < B_{OP}$ , $V_{OUT}$ retains the status. Figure 27 shows the relationship between the magnetic flux density and Vout. Figure 27 #### 3. 2 Product with V<sub>OUT</sub> = "H" at S pole detection When the magnetic flux density of the S pole perpendicular to the marking surface exceeds BOP after the S pole of a magnet is moved closer to the marking surface of the S-5724 Series, V<sub>OUT</sub> changes from "L" to "H". When the N pole of a magnet is moved closer to the marking surface of the S-5724 Series and the magnetic flux density of the N pole is higher than BRP, Vout changes from "H" to "L". In case of BRP < B < BOP, Vout retains the status. Figure 28 shows the relationship between the magnetic flux density and V<sub>OUT</sub>. Figure 28 # LOW VOLTAGE OPERATION HIGH-SPEED BIPOLAR HALL EFFECT LATCH IC S-5724 Series Rev.1.3 00 #### ■ Precautions - If the impedance of the power supply is high, the IC may malfunction due to a supply voltage drop caused by feed-through current. Take care with the pattern wiring to ensure that the impedance of the power supply is low. - Note that the IC may malfunction if the power supply voltage rapidly changes. - Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. - Large stress on this IC may affect the magnetic characteristics. Avoid large stress which is caused by bend and distortion during mounting the IC on a board or handle after mounting. - ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. No. MP003-C-P-SD-1.1 | TITLE | SOT233-C-PKG Dimensions | | | |-------------|-------------------------|--|--| | No. | MP003-C-P-SD-1.1 | | | | ANGLE | <b>\$</b> | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | | ADLIC IIIC. | | | | ## No. MP003-C-C-SD-2.0 | SOT233-C-Carrier Tape | | | |-----------------------|--|--| | MP003-C-C-SD-2.0 | | | | | | | | mm | | | | | | | | | | | | | | | | ABLIC Inc. | | | | | | | # No. MP003-Z-R-SD-1.0 | TITLE | so | T233-C- | Reel | | |------------|------|------------------|-------|--| | No. | MP00 | MP003-Z-R-SD-1.0 | | | | ANGLE | | QTY. | 3,000 | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | | # No. PF004-A-P-SD-6.0 | TITLE | SNT-4A-A-PKG Dimensions | | |------------|-------------------------|--| | No. | PF004-A-P-SD-6.0 | | | ANGLE | <b>\$</b> = 3 | | | UNIT | mm | | | | | | | | | | | | | | | ABLIC Inc. | | | # No. PF004-A-C-SD-2.0 | TITLE | SNT-4A-A-Carrier Tape | | |------------|-----------------------|--| | No. | PF004-A-C-SD-2.0 | | | ANGLE | | | | UNIT | mm | | | | | | | | | | | | | | | ABLIC Inc. | | | | TITLE | SNT- | 4A-A-Re | el | |------------|--------|----------|-------| | No. | PF004- | -A-R-SD- | 1.0 | | ANGLE | | QTY. | 5,000 | | UNIT | mm | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | - %1. ランドパターンの幅に注意してください (0.25 mm min. / 0.30 mm typ.)。 %2. パッケージ中央にランドパターンを広げないでください (1.10 mm ~ 1.20 mm)。 - 注意 1. パッケージのモールド樹脂下にシルク印刷やハンダ印刷などしないでください。 - 2. パッケージ下の配線上のソルダーレジストなどの厚みをランドパターン表面から0.03 mm 以下にしてください。 - 3. マスク開口サイズと開口位置はランドパターンと合わせてください。 - 4. 詳細は "SNTパッケージ活用の手引き"を参照してください。 - ※1. Pay attention to the land pattern width (0.25 mm min. / 0.30 mm typ.). - ※2. Do not widen the land pattern to the center of the package (1.10 mm to 1.20 mm). - Caution 1. Do not do silkscreen printing and solder printing under the mold resin of the package. - 2. The thickness of the solder resist on the wire pattern under the package should be 0.03 mm or less from the land pattern surface. - 3. Match the mask aperture size and aperture position with the land pattern. - 4. Refer to "SNT Package User's Guide" for details. - ※1. 请注意焊盘模式的宽度 (0.25 mm min. / 0.30 mm typ.)。 - ※2. 请勿向封装中间扩展焊盘模式 (1.10 mm ~ 1.20 mm)。 - 注意 1. 请勿在树脂型封装的下面印刷丝网、焊锡。 - 2. 在封装下、布线上的阻焊膜厚度 (从焊盘模式表面起) 请控制在 0.03 mm 以下。 - 3. 钢网的开口尺寸和开口位置请与焊盘模式对齐。 - 4. 详细内容请参阅 "SNT 封装的应用指南"。 No. PF004-A-L-SD-4.1 | TITLE | SNT-4A-A<br>-Land Recommendation | | | | |------------|----------------------------------|--|--|--| | No. | PF004-A-L-SD-4.1 | | | | | ANGLE | | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | | #### **Disclaimers (Handling Precautions)** - 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice. - 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein. - 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein. - 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges. - 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use. - 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures. - 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes. - 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products. - 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. - The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility. - 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use. - 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc. - 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used. - 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc. - 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative. - 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.